Memory Barriers a Hardware View for Software Hackers.pdf

Memory Barriers a Hardware View for Software Hackers.pdf

ID:34855836

大小:299.39 KB

页数:28页

时间:2019-03-12

Memory Barriers a Hardware View for Software Hackers.pdf_第1页
Memory Barriers a Hardware View for Software Hackers.pdf_第2页
Memory Barriers a Hardware View for Software Hackers.pdf_第3页
Memory Barriers a Hardware View for Software Hackers.pdf_第4页
Memory Barriers a Hardware View for Software Hackers.pdf_第5页
资源描述:

《Memory Barriers a Hardware View for Software Hackers.pdf》由会员上传分享,免费在线阅读,更多相关内容在学术论文-天天文库

1、MemoryBarriers:aHardwareViewforSoftwareHackersPaulE.McKenneyLinuxTechnologyCenterIBMBeavertonpaulmck@linux.vnet.ibm.comJuly23,2010SowhatpossessedCPUdesignerstocausethemingteninstructionspernanosecond,butwillrequiretoinflictmemorybarriersonpoorunsuspectingSM

2、Pmanytensofnanosecondstofetchadataitemfromsoftwaredesigners?mainmemory.Thisdisparityinspeed—morethanInshort,becausereorderingmemoryreferencesal-twoordersofmagnitude—hasresultedinthemulti-lowsmuchbetterperformance,andsomemorybarri-megabytecachesfoundonmoder

3、nCPUs.Theseersareneededtoforceorderinginthingslikesynchro-cachesareassociatedwiththeCPUsasshowninFig-nizationprimitiveswhosecorrectoperationdependsure1,andcantypicallybeaccessedinafewcycles.1onorderedmemoryreferences.Gettingamoredetailedanswertothisquestio

4、nrequiresagoodunderstandingofhowCPUcachesCPU0CPU1work,andespeciallywhatisrequiredtomakecachesreallyworkwell.Thefollowingsections:1.presentthestructureofacache,CacheCache2.describehowcache-coherencyprotocolsensureInterconnectthatCPUsagreeonthevalueofeachloc

5、ationinmemory,and,finally,3.outlinehowstorebuffersandinvalidatequeuesMemoryhelpcachesandcache-coherencyprotocolsachievehighperformance.Wewillseethatmemorybarriersareanecessaryevilthatisrequiredtoenablegoodperformanceandscal-Figure1:ModernComputerSystemCacheS

6、tructureability,anevilthatstemsfromthefactthatCPUsareordersofmagnitudefasterthanareboththein-DataflowsamongtheCPUs’cachesandmemoryterconnectsbetweenthemandthememorytheyareinfixed-lengthblockscalled“cachelines”,whichareattemptingtoaccess.normallyapoweroftwoin

7、size,rangingfrom16to256bytes.Whenagivendataitemisfirstaccessedby1CacheStructure1Itisstandardpracticetousemultiplelevelsofcache,withasmalllevel-onecacheclosetotheCPUwithsingle-cycleac-cesstime,andalargerlevel-twocachewithalongeraccessModernCPUsaremuchfastert

8、hanaremodernmem-time,perhapsroughlytenclockcycles.Higher-performanceorysystems.A2006CPUmightbecapableofexecut-CPUsoftenhavethreeorevenfourlevelsofcache.1Way0Way1agivenCPU,itwillbeabsentfromthatCPU’scache,0x00

当前文档最多预览五页,下载文档查看全文

此文档下载收益归作者所有

当前文档最多预览五页,下载文档查看全文
温馨提示:
1. 部分包含数学公式或PPT动画的文件,查看预览时可能会显示错乱或异常,文件下载后无此问题,请放心下载。
2. 本文档由用户上传,版权归属用户,天天文库负责整理代发布。如果您对本文档版权有争议请及时联系客服。
3. 下载前请仔细阅读文档内容,确认文档内容符合您的需求后进行下载,若出现内容与标题不符可向本站投诉处理。
4. 下载文档时可能由于网络波动等原因无法下载或下载错误,付费完成后未能成功下载的用户请联系客服处理。